index
:
RISC-VECTOR.git
master
A simulator for the custom RISC-V[ECTOR] ISA written in C++
bd
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
gui
/
worker.cc
Age
Commit message (
Expand
)
Author
14 days
Fix bug with pipeline blockage, swap DRAM delay to 100
bd
2025-04-27
Basic register display
bd
2025-04-27
Report status correctly when steps have finished running
bd
2025-04-26
Ensure each tab is linked to correct cache object
bd
2025-04-26
Fix bug which caused a very large allocation
bd
2025-04-26
Partial cache size generation, full cache display
bd
2025-04-26
Add proper tables display for storage devices
bd
2025-04-25
Remove onWorkerFinished
bd
2025-04-25
Separate update method for worker into its own method
bd
2025-04-25
Pass full DTO to GUI
bd
2025-04-21
Properly clear storage objects in worker.cc when re-initializing
bd
2025-04-21
Untested multi-cache-view
bd
2025-04-21
Merge remote-tracking branch 'origin/master' into gui-next
bd
2025-04-21
Add licensing information
bd
2025-04-19
Add new widget to display number in base 10 and 16
bd
2025-04-19
Slightly more reasonable cache size generation
bd
2025-04-19
Safely delete old controller object when re-initializing
bd
2025-04-19
Reinstate rest of worker.cc functions such that programs work again
bd
2025-04-19
Readd logic to initialize pipeline
bd
2025-04-19
GUI validate program
bd
2025-04-18
Remove/comment out a lot of code in charge of loading
bd
2025-04-18
Use a slider for step amount
bd
2025-04-18
Remove run_steps button
bd
2025-04-18
further changes to initialize
Siddarth-Suresh
2025-04-18
initialization from GUI
Siddarth-Suresh
2025-04-17
Fix byte order
bd
2025-04-17
Merge remote-tracking branch 'origin/bdunahu' into dev-sid
bd
2025-04-17
cache size change as needed
Siddarth-Suresh
2025-04-17
Loading binary program into dram
Siddarth-Suresh
2025-04-17
Add option to turn off pipeline
bd
2025-04-17
HALT instruction... but it voids future stages' instructions
bd
2025-04-17
Functioning PUSH/POP
bd
2025-04-17
The pipeline says some things and there are numbers
bd
2025-04-17
Keep track of checked out in DTO to simplify wb cond logic (bug)
bd
2025-04-16
Fix instruction opcode numbering issue, use assembler's output
bd
2025-04-16
Partial fixes for changes in DRAM/Cache, including uncovered bug
bd
2025-04-15
Added pipeline to GUI
Siddarth-Suresh
2025-04-02
Last fix to demo program
bd
2025-04-01
Fix bug with decode pushing checked_out when delayed with RAW
bd
2025-04-01
GUI and controller on separate threads
Siddarth-Suresh